In:
Journal of Communications Software and Systems, Croatian Communications and Information Society, Vol. 2, No. 3 ( 2017-04-05), p. 252-
Abstract:
The complete design of a new high throughput adaptive turbo decoder is described. The developed system isprogrammable in terms of block length, code rate and modulation scheme, which can be dinamically changed from frame to frame, according to varied channel conditions or user requirements. A parallel architecture with 16 concurrent SISOs has been adopted to achieve a decoding throughput as high as 35 Mbit/s with 10 iterations, while error correcting performance are within 1dB from the capacity limit. The whole system, including the iterativedecoder itself, de-mapping and de-puncturing units, as well as the input double buffer, has been mapped to a single FPGA device, running at 80 MHz, with a percentage occupation of 54%.
Type of Medium:
Online Resource
ISSN:
1846-6079
,
1845-6421
DOI:
10.24138/jcomss.v2i3.288
Language:
Unknown
Publisher:
Croatian Communications and Information Society
Publication Date:
2017
detail.hit.zdb_id:
2919988-8
Bookmarklink