feed icon rss

Your email was sent successfully. Check your inbox.

An error occurred while sending the email. Please try again.

Proceed reservation?

Export
  • 1
    Book
    Book
    Eugene, Oregon : Pickwick Publications
    UID:
    gbv_1683349539
    Format: x, 188 pages , 24 cm
    ISBN: 9781532667367 , 1532667361 , 9781532667374 , 153266737X
    Content: Ancestry of pietism: mysticism and early modernity -- Foundational pietism: Perkins, Arndt, and Spener -- Institutional pietism: Francke and Zinzendorf -- Denominational pietism: Wesley and the impact of institutional pietism -- Conclusion: success and impact of Halle, moravians & Methodists through the eighteenth century.
    Note: Includes bibliographical references (pages 181-188)
    Additional Edition: ISBN 9781532667381
    Language: English
    Keywords: Pietismus ; Geschichte 1650-1750
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
  • 2
    AV-Medium
    AV-Medium
    München : Alamode Filmdistribution
    UID:
    kobvindex_ZLB34294496
    Format: 1 DVD (84 Min.)
    Content: Die Schule ist langweilig und das Familienleben unerträglich - anstatt Zeit zu Hause zu verbringen, hängt eine High-School-Clique um Harold (Justiin A. Davis) und seine Freundin Leyla (Grace van Patten) lieber im berühmten New Yorker Central Park ab. Sie ahnen jedoch nicht, dass ihr kommender Ausflug dorthin das absolute Grauen bereithält, denn ein rachsüchtiger Killer wartet nur darauf, sie für die Sünden ihrer Väter bezahlen zu lassen! "Central Park", das Regie-Erstlingswerk des Schauspielers Justin Reinsilber, lässt das Herz von Fans von Slasher-Filmen wie "Halloween" oder "Freitag, der 13." höherschlagen. Blutig, angsteinflößend und mit einem brutalen Killer, der keine Gnade kennt.
    Note: Ländercode: 2 , Untertitel: Deutsch
    Language: German
    Keywords: Film
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
  • 3
    Online Resource
    Online Resource
    Cham : Springer International Publishing | Cham : Imprint: Springer
    UID:
    gbv_1823900585
    Format: 1 Online-Ressource(VIII, 87 p.)
    Edition: 1st ed. 2006.
    ISBN: 9783031797408
    Series Statement: Synthesis Lectures on Digital Circuits & Systems
    Content: PCB Planning for High-speed Systems -- Ideal Transmission Lines -- Realistic Transmission Lines -- Signal Quality Degradation.
    Content: High-Speed Digital System Design bridges the gap from theory to implementation in the real world. Systems with clock speeds in low megahertz range qualify for high-speed. Proper design results in quality digital transmissions and lowers the chance for errors. This book is for computer and electrical engineers who may or may not have learned electromagnetic theory. The presentation style allows readers to quickly begin designing their own high-speed systems and diagnosing existing designs for errors. After studying this book, readers will be able to: Design the power distribution system for a printed circuit board to minimize noise Plan the layers of a PCB for signals, power, and ground to maximize signal quality and minimize noise Include test structures in the printed circuit board to easily diagnose manufacturing mistakes Choose the best PCB design parameters such a trace width, height,and routed path to ensure the most stable characteristic impedance Determine the correct termination to minimize reflections Predict the delay caused by a given PCB trace Minimize driver power consumption using AC terminations Compensate for discontinuities along a PCB trace Use pre-emphasis and equalization techniques to counteract lossy transmission lines Determine the amount of crosstalk between two traces Diagnose existing PCBs to determine the sources of errors.
    Additional Edition: ISBN 9783031797392
    Additional Edition: ISBN 9783031797415
    Additional Edition: Erscheint auch als Druck-Ausgabe ISBN 9783031797392
    Additional Edition: Erscheint auch als Druck-Ausgabe ISBN 9783031797415
    Language: English
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
  • 4
    Online Resource
    Online Resource
    Cham : Springer International Publishing | Cham : Imprint: Springer
    UID:
    gbv_1823900038
    Format: 1 Online-Ressource(IX, 113 p.)
    Edition: 1st ed. 2008.
    ISBN: 9783031797767
    Series Statement: Synthesis Lectures on Digital Circuits & Systems
    Content: Calculating Maximum Clock Frequency -- Improving Design Performance -- Finite State Machine with Datapath (FSMD) Design -- Embedded Memory Usage in Finite State Machine with Datapath (FSMD) Designs.
    Content: Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL. Table of Contents: Calculating Maximum Clock Frequency / Improving Design Performance / Finite State Machine with Datapath (FSMD) Design / Embedded Memory Usage in Finite State Machine with Datapath (FSMD) Designs.
    Additional Edition: ISBN 9783031797750
    Additional Edition: ISBN 9783031797774
    Additional Edition: Erscheint auch als Druck-Ausgabe ISBN 9783031797750
    Additional Edition: Erscheint auch als Druck-Ausgabe ISBN 9783031797774
    Language: English
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
  • 5
    Online Resource
    Online Resource
    [San Rafael] : Morgan & Claypool Publishers
    UID:
    gbv_723614156
    Format: 1 Online-Ressource (96 Seiten)
    Edition: Also available in print
    ISBN: 1598291351 , 9781598291353
    Series Statement: Synthesis Lectures on Digital Circuits and Systems #5
    Content: High-Speed Digital System Design bridges the gap from theory to implementation in the real world. Systems with clock speeds in low megahertz range qualify for high-speed. Proper design results in quality digital transmissions and lowers the chance for errors. This book is for computer and electrical engineers who may or may not have learned electromagnetic theory. The presentation style allows readers to quickly begin designing their own high-speed systems and diagnosing existing designs for errors. After studying this book, readers will be able to: Design the power distribution system for a printed circuit board to minimize noise; Plan the layers of a PCB for signals, power, and ground to maximize signal quality and minimize noise; Include test structures in the printed circuit board to easily diagnose manufacturing mistakes; Choose the best PCB design parameters such a trace width, height, and routed path to ensure the most stable characteristic impedance; Determine the correct termination to minimize reflections; Predict the delay caused by a given PCB trace; Minimize driver power consumption using AC terminations; Compensate for discontinuities along a PCB trace; Use pre-emphasis and equalization techniques to counteract lossy transmission lines; Determine the amount of crosstalk between two traces; Diagnose existing PCBs to determine the sources of errors
    Content: High-Speed Digital System Design bridges the gap from theory to implementation in the real world. Systems with clock speeds in low megahertz range qualify for high-speed. Proper design results in quality digital transmissions and lowers the chance for errors. This book is for computer and electrical engineers who may or may not have learned electromagnetic theory. The presentation style allows readers to quickly begin designing their own high-speed systems and diagnosing existing designs for errors. After studying this book, readers will be able to: Design the power distribution system for a printed circuit board to minimize noise; Plan the layers of a PCB for signals, power, and ground to maximize signal quality and minimize noise; Include test structures in the printed circuit board to easily diagnose manufacturing mistakes; Choose the best PCB design parameters such a trace width, height, and routed path to ensure the most stable characteristic impedance; Determine the correct termination to minimize reflections; Predict the delay caused by a given PCB trace; Minimize driver power consumption using AC terminations; Compensate for discontinuities along a PCB trace; Use pre-emphasis and equalization techniques to counteract lossy transmission lines; Determine the amount of crosstalk between two traces; Diagnose existing PCBs to determine the sources of errors
    Content: 1. PCB planning for high-speed systems -- 1.1. Learning objectives -- 1.2. Multilayered power distribution system -- Bypass capacitors -- Layout considerations for bypass capacitors -- 1.3. Layer stacking -- Layer basics -- Embedded PCB capacitance -- Layer order -- Stacking stripes -- 1.4. Vias -- Via models -- 2. Ideal transmission lines -- 2.1. Learning objectives -- 2.2. Characteristic impedance -- Measuring characteristic impedance -- Designing for characteristic impedance -- 2.3. Propagation velocity -- 2.4. Reflections -- Bounce diagrams -- 2.5. Impedance compensation -- Load termination -- Source termination -- Power consumption -- Capacitive termination -- Differential termination -- Capacitive and inductive compensation -- 3. Realistic transmission lines -- 3.1. Learning objectives -- 3.2. Telegrapher's equations -- 3.3. RC and LC regions -- Lumped-element region -- RC region -- LC region -- 3.4. Skin effect -- Surface roughness -- Proximity effect -- 3.5. Dielectric losses -- 3.6. Compensating techniques -- Transmitter pre-emphasis -- Receiver equalization -- 3.7. Routing signals through Vias -- 4. Signal quality degradation -- 4.1. Learning objectives -- 4.2. Crosstalk in lumped-element models -- 4.3. Near-end and far-end crosstalk -- 4.4. Crosstalk in Vias -- 4.5. Crosstalk in differential signals
    Note: Description based upon print version of record , 1. PCB planning for high-speed systems1.1. Learning objectives -- 1.2. Multilayered power distribution system -- Bypass capacitors -- Layout considerations for bypass capacitors -- 1.3. Layer stacking -- Layer basics -- Embedded PCB capacitance -- Layer order -- Stacking stripes -- 1.4. Vias -- Via models -- 2. Ideal transmission lines -- 2.1. Learning objectives -- 2.2. Characteristic impedance -- Measuring characteristic impedance -- Designing for characteristic impedance -- 2.3. Propagation velocity -- 2.4. Reflections -- Bounce diagrams -- 2.5. Impedance compensation -- Load termination -- Source termination -- Power consumption -- Capacitive termination -- Differential termination -- Capacitive and inductive compensation -- 3. Realistic transmission lines -- 3.1. Learning objectives -- 3.2. Telegrapher's equations -- 3.3. RC and LC regions -- Lumped-element region -- RC region -- LC region -- 3.4. Skin effect -- Surface roughness -- Proximity effect -- 3.5. Dielectric losses -- 3.6. Compensating techniques -- Transmitter pre-emphasis -- Receiver equalization -- 3.7. Routing signals through Vias -- 4. Signal quality degradation -- 4.1. Learning objectives -- 4.2. Crosstalk in lumped-element models -- 4.3. Near-end and far-end crosstalk -- 4.4. Crosstalk in Vias -- 4.5. Crosstalk in differential signals. , Also available in print. , System requirements: Adobe Acrobat Reader. , Mode of access: World Wide Web.
    Additional Edition: ISBN 1598291343
    Additional Edition: ISBN 9781598291346
    Additional Edition: Erscheint auch als Druck-Ausgabe High-Speed Digital System Design
    Language: English
    Keywords: Electronic books
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
  • 6
    UID:
    gbv_723614652
    Format: 1 Online-Ressource (123 Seiten)
    Edition: Also available in print
    ISBN: 1598295306 , 9781598295306
    Series Statement: Synthesis Lectures on Digital Circuits and Systems #14
    Content: Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL
    Content: Chapter 1. Calculating maximum clock frequency -- Chapter 2. Improving design performance -- Chapter 3. Finite state machine with datapath (FSMD) design -- Chapter 4. Embedded memory usage in finite state machine with datapath (FSMD) designs
    Note: Description based upon print version of record , Foreword; ABSTRACT; xxxx; Table of Contents; Table of Figures; Calculating Maximum Clock Frequency; LEARNING OBJECTIVES; GATE PROPAGATION DELAY; Single Input/Multiple Input Delays; Propagation Delay Effects; Calculating Longest Delay Path; Example 1.1; Propagation Delays for Modern Integrated Circuits; FLIP-FLOP PROPAGATION DELAY; Asynchronous Delay; Setup and Hold Time; SEQUENTIAL SYSTEM DELAY; Pin-to-Pin Propagation Delay; Example; Clock-to-Output Delay; Example; Register-to-Register Delay; Example 1.3; Overall worst-case delay; Setup and hold adjustments; BOARD-LEVEL TIMING CALCULATION , Datasheet compilationBoard-level maximum frequency; Example 1.5; DELAYS and TECHNOLOGY; Summary; SAMPLE EXERCISES; SAMPLE EXERCISE ANSWERS; Improving Design Performance; LEARNING OBJECTIVES; INCREASING MAXIMUM CLOCK FREQUENCY; Finite State Machine With Datapath Design; Learning Objectives; FSMD Introduction and Motivation; Fixed-point Representation; Fixed-point representation in 3D graphics; Unsigned Saturating Arithmetic and Fixed-point Numbers Fixed-point Representation; Multiplication; The blend Equation; Simple Datapaths and the blend Equation , Registering Datapath Inputs versus Registering Datapath OutputsPipelined Computations versus Execution Unit Pipelining; Embedded Memory Usage in Finite State Machine with Datapath (FSMD) Designs; LEARNING OBJECTIVES; INTRODUCTION to EMBEDDED MEMORIES; Author Biography; , Chapter 1. Calculating maximum clock frequency -- Chapter 2. Improving design performance -- Chapter 3. Finite state machine with datapath (FSMD) design -- Chapter 4. Embedded memory usage in finite state machine with datapath (FSMD) designs. , Also available in print. , Mode of access: World Wide Web. , System requirements: Adobe Acrobat Reader.
    Additional Edition: ISBN 1598295292
    Additional Edition: ISBN 9781598295290
    Additional Edition: Erscheint auch als Druck-Ausgabe Finite State Machine Datapath Design, Optimization, and Implementation
    Language: English
    Keywords: Electronic books
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
  • 7
    UID:
    almafu_9959241829902883
    Format: 1 online resource (914 p.)
    ISBN: 1-63853-326-1 , 1-60406-870-1
    Note: Includes index. , Pediatric Neurosurgery: Tricks of the Trade; Media Center Information; Title Page; Copyright; Dedication; Contents; Video Table of Contents; Foreword; Preface; Acknowledgments; Contributors; Section I Introduction; 1 Basic Surgical Technique; 2 Diagnostic Procedures; 3 Neuroanesthesia; 4 Pre- and Postoperative Management of the Neurosurgical Patient; 5 Pediatric Neurosurgical Positioning; 6 Intraoperative Neurophysiological Monitoring During Pediatric Neurosurgical Procedures; 7 Surgical Safety; Section II Neurology; 8 Neonatal Neurologic Examination , 9 Neurologic Examination of the Child and AdolescentSection III Congenital Malformations; Section III.A Malformations of the Scalp and Skull; 10 Congenital Defects of the Scalp and Skull; 11 Deformational Plagiocephaly; 12 Nonsyndromic Synostosis: Overview; 13 Sagittal Synostosis Repair Surgery; 14 Operative Techniques in Cranial Vault Reconstruction: Nonsyndromic Coronal Craniosynostosis; 15 The Surgical Repair of Unilateral Coronal Synostosis; 16 The Surgical Repair of Metopic Synostosis; 17 Syndromic Craniosynostosis; 18 Minimally Invasive Craniosynostosis Surgery , 19 External Distraction for Frontofacial Advancement20 The Surgical Management of Craniopagus Twins; Section III.B Malformations of the Brain; 21 Malformations of the Cerebral Hemispheres; 22 Occipital Encephalocele; 23 Surgical Approach to Sphenoethmoidal Encephaloceles; 24 The Chiari I Malformation; 25 The Chiari II Malformation; Section III.C Malformations of the Spine; 26 Craniocervical Junction Abnormalities in Children; 27 Disorders of the Vertebral Column; 28 Spinal Deformity/Kyphosis; 29 Scoliosis; Section III.D Malformations of the Spinal Cord; 30 Myelomeningocele , 31 Tight Filum Terminale32 Spinal Tethering Tracts; 33 Spinal Lipomas; 34 Split Cord Malformation: From Gastrulation to Operation; 35 Congenital Spinal Cysts; Section IV Hydrocephalus and Disorders of Cerebrospinal Fluid Circulation; 36 The Pathophysiology and Classification of Hydrocephalus; 37 Ventricular Shunting for Hydrocephalus; 38 Endoscopic Treatment of Hydrocephalus; 39 Congenital Intracranial Cysts; 40 The Dandy-Walker Malformation; 41 Idiopathic Intracranial Hypertension; Section V Trauma; 42 Management of Pediatric Scalp Injuries; 43 Skull Fractures; 44 Traumatic Brain Injury , 45 Penetrating Head Injuries46 Vascular Injuries; 47 Abusive Head Injuries; 48 Cranioplasty; 49 Neurointensive Care of Head Injuries; 50 Pediatric Vertebral Column and Spinal Cord Injuries; 51 Brachial Plexus Birth Injuries; Section VI Neoplasms; 52 Molecular and Genetic Advances in the Treatment of Brain Tumors; Section VI.A Supratentorial Neoplasms; 52 Molecular and Genetic Advances in the Treatment of Brain Tumors; 54 Pineal Region Tumors; 55 Cerebral Hemispheric Tumors; 56 Intraventricular Tumors; 57 Tumors of the Optic Pathway and Hypothalamus; 58 Pituitary Tumors , Section VI.B Infratentorial Neoplasms , English
    Additional Edition: ISBN 1-60406-869-8
    Language: English
    Library Location Call Number Volume/Issue/Year Availability
    BibTip Others were also interested in ...
Close ⊗
This website uses cookies and the analysis tool Matomo. Further information can be found on the KOBV privacy pages