UID:
almahu_9948026220302882
Format:
1 online resource (425 p.)
ISBN:
1-281-03415-0
,
9786611034153
,
0-08-052697-7
Content:
A comprehensive overview of the current evolution of research in algorithms, architectures and compilation for parallel systems is provided by this publication. The contributions focus specifically on domains where embedded systems are required, either oriented to application-specific or to programmable realisations. These are crucial in domains such as audio, telecom, instrumentation, speech, robotics, medical and automotive processing, image and video processing, TV, multimedia, radar and sonar. The book will be of particular interest to the academic community because of the detailed des
Note:
Description based upon print version of record.
,
Front Cover; ALGORITHMS AND PARALLEL VLSI ARCHITECTURES III; Copyright Page; TABLE OF CONTENTS; Introduction: algorithms and parallel VLSI architectures; PART 1: PARALLEL ALGORITHMS; Chapter 1. Subspace methods in system identification and source localization; Chapter 2. Pipelining the inverse updates RLS array by algorithmic engineering; Chapter 3. Hierarchical signal flow graph representation of the square-root covariance Kalman filter; Chapter 4. A systolic algorithm for block-regularized RLS identification
,
Chapter 5. Numerical analysis of a normalised RLS filter using a probability description of propagated dataChapter 6. Adaptive approximate rotations for computing the symmetric EVD; Chapter 7. Parallel implementation of the double bracket matrix flow for eigenvalue- eigenvector computation and sorting; Chapter 8. Parallel block iterative solvers for heterogeneous computing environments; Chapter 9. Efficient VLSI architecture for residue to binary converter; PART 2: PARALLEL ARCHITECTURES
,
Chapter 10. A case study in algorithm-architecture codesign: hardware-accelerator for long integer arithmeticChapter 11. An optimisation methodology for mapping a diffusion algorithm for vision into a modular and flexible array architecture; Chapter 12. A scalable design for dictionary machines; Chapter 13. Systolic implementation of Smith and Waterman algorithm on a SIMD coprocessor; Chapter 14. Architecture and programming of parallel video signal processors; Chapter 15. A highly parallel single-chip video signal processor
,
Chapter 16. A memory efficient, programmable multi-processor architecture for real-time motion estimation type algorithmsChapter 17. Instruction-level parallelism in asynchronous processor architectures; Chapter 18. High speed wood inspection using a parallel VLSI architecture; Chapter 19. CONVEX exemplar systems : scalable parallel processing; Chapter 20. Modelling the 2-D FCT on a multiprocessor system; Chapter 21. Parallel grep; PART 3: PARALLEL COMPILATION; Chapter 22. Compiling for massively parallel architectures: a perspective
,
Chapter 23. DIV, FLOOR, CEIL, MOD and STEP functions in nested loop programs and linearly bounded latticesChapter 24. Uniformisation techniques for reducible integral recurrence equations; Chapter 25. HOPP- A higher-order parallel programming model; Chapter 26. Design by transformation of synchronous descriptions; Chapter 27. Heuristics for evaluation of array expressions on state of the art massively parallel machines; Chapter 28. On factors limiting the generation of efficient compiler-parallelized programs
,
Chapter 29. From dependence analysis to communication code generation: the 'look forwards' model
,
English
Additional Edition:
ISBN 0-444-82106-6
Language:
English
Bookmarklink