Ihre E-Mail wurde erfolgreich gesendet. Bitte prüfen Sie Ihren Maileingang.

Leider ist ein Fehler beim E-Mail-Versand aufgetreten. Bitte versuchen Sie es erneut.

Vorgang fortführen?

Exportieren
  • 1
    Online-Ressource
    Online-Ressource
    IOP Publishing ; 1996
    In:  Japanese Journal of Applied Physics Vol. 35, No. 2S ( 1996-02-01), p. 892-
    In: Japanese Journal of Applied Physics, IOP Publishing, Vol. 35, No. 2S ( 1996-02-01), p. 892-
    Kurzfassung: We present a systematic experimental study of the electrical stress effects in p-channel metal-oxide-semiconductor thin film transistors (pMOS TFTs) used as active loads in high density static random access memory (SRAM) circuits. Specifically, the effects of dc stresses occurring during standby were investigated in devices both with and without offset and at room and elevated substrate temperatures. The stresses associated with the OFF regime biases give rise to a drastic reduction of leakage current and at the same time, a significant increase in the ON current. These effects are particularly pronounced in devices without offset and for stress biases applied at room temperature or below. Although at elevated substrate temperature the leakage current itself is enhanced by a few orders of magnitude, the stress-induced parameter shifts are shown to be smaller than those at lower temperatures. Additionally, the stress induced reliability aspects of pMOS TFTs used for 4 Mb and 16 Mb SRAM are compared and discussed.
    Materialart: Online-Ressource
    ISSN: 0021-4922 , 1347-4065
    RVK:
    RVK:
    RVK:
    Sprache: Unbekannt
    Verlag: IOP Publishing
    Publikationsdatum: 1996
    ZDB Id: 218223-3
    ZDB Id: 797294-5
    ZDB Id: 2006801-3
    ZDB Id: 797295-7
    Bibliothek Standort Signatur Band/Heft/Jahr Verfügbarkeit
    BibTip Andere fanden auch interessant ...
Schließen ⊗
Diese Webseite nutzt Cookies und das Analyse-Tool Matomo. Weitere Informationen finden Sie auf den KOBV Seiten zum Datenschutz