In:
International Journal of Engineering and Advanced Technology, Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP, Vol. 8, No. 6 ( 2019-08-30), p. 4731-4733
Kurzfassung:
This brief mainly focuses on increasing the data retaining capability at the Storage Node (SN) and reducing the power consumed by the Hybrid Gaincell eDRAM/SRAM (HGC-eDRAM/SRAM). A Hybrid Gaincell eDRAM/SRAM cell contain SRAM cell and DRAM cell. Both the SRAM and DRAM cell share the SN. The DRAM cell here is implemented as 3T Gaincell. The data retaining capability is improved by isolating the shared SN of the SRAM cell and adding a capacitance at the SN if the 3TGaincell. The above-mentioned modifications are implemented in Cadence Virtuoso 6.1.6 using 90nm technology.
Materialart:
Online-Ressource
ISSN:
2249-8958
DOI:
10.35940/ijeat.2249-8958
DOI:
10.35940/ijeat.F9227.088619
Sprache:
Unbekannt
Verlag:
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Publikationsdatum:
2019